Principal Engineer, RTL Design

Apply
Apply

Share

successfully icon

Successfully

The vacancy has been successfully added to favorites

location icon

Mountain View, United States of America

specialization icon

Software/System Architecture

lob icon

Automotive Industry

date icon

04/02/2026

Req. VR-120684

Apply
Project description

The Principal Engineer, RTL Design within the NPU Hardware & Software organization, is a senior individual contributor role for an engineer with deep expertise in RTL design and development for complex digital systems, including neural processing units (NPUs) or similar advanced computing architectures. This role provides expert-level technical leadership across architecture, design, implementation, and validation of critical NPU subsystems used in ADAS, autonomous driving, and in-vehicle AI applications.
This role leads the development of complete hardware subsystems, shapes RTL design methodologies, influences architectural decisions, and ensures delivery of high performance, power efficient, and scalable silicon. Operating with a high degree of autonomy, the role partners closely with architecture, software, verification, and platform teams, and contribute to the technical direction of CARIAD's hardware platforms.

Responsibilities
bullet icon

RTL Design & Architecture (40%)

bullet icon

Lead the design and implementation of complex RTL blocks, modules, and subsystems using Verilog/SystemVerilog for NPU architectures.

bullet icon

Collaborate with system and microarchitecture architects to define and refine specifications, translating requirements into robust RTL solutions.

bullet icon

Drive architectural and RTL decisions to optimize performance, power efficiency, and area (PPA) for AI workloads.

bullet icon

Design and optimize compute engines, data paths, and memory hierarchies for high bandwidth, latency sensitive neural network processing.

bullet icon

Design Optimization & Performance Analysis (40%)

bullet icon

Own timing analysis and timing closure strategies for complex designs, identifying and resolving critical paths.

bullet icon

Apply advanced low power techniques, including clock gating and power aware design methodologies, to meet aggressive power targets.

bullet icon

Lead area optimization efforts while preserving functional correctness and performance goals.

bullet icon

Ensure testability by guiding and implementing design for test (DFT) strategies to support silicon validation and manufacturing readiness.

bullet icon

Integration, Validation & Technical Leadership (10%)

bullet icon

Provide technical leadership during RTL integration, working closely with verification teams on simulation, emulation, and FPGA prototyping.

bullet icon

Partner with software, hardware, and system teams to ensure seamless integration of the NPU into the broader vehicle compute platform.

bullet icon

Review designs, mentor engineers, and set best practices for RTL quality, correctness, and maintainability.

bullet icon

Author and review technical documentation, including design specifications, architecture reviews, and implementation guidelines.

bullet icon

Technology Direction & Cross Functional Influence (10%)

bullet icon

Influence RTL and hardware development methodologies across programs, contributing to consistency and scalability of design practices.

bullet icon

Evaluate emerging tools, technologies, and design approaches relevant to AI accelerators and automotive hardware platforms.

bullet icon

Communicate complex technical concepts clearly to both technical and nontechnical stakeholders, supporting informed decision making.

Skills

Must have

bullet icon

Expert communicator across global, cross-cultural, and cross-functional teams.

bullet icon

Strong analytical, system level, and architectural thinking.

bullet icon

Proven ability to lead technical initiatives without direct authority.

bullet icon

High bar for design correctness, validation, and quality.

bullet icon

Collaborative mindset across hardware, software, and verification organizations.

bullet icon

Extensive experience in RTL design using Verilog/SystemVerilog for complex digital systems, preferably NPUs or AI accelerators.

bullet icon

Proficiency with EDA tools for synthesis, simulation, and timing analysis (Synopsys, Cadence, Mentor).

bullet icon

Strong understanding of computer architecture, microarchitecture, and hardware/software co design.

bullet icon

Experience with FPGA prototyping, emulation platforms (e.g., VCS, Palladium), and HW/SW co-verification.

bullet icon

Scripting experience (Python, Perl) for automation and productivity.

bullet icon

Deep knowledge of low power design and power optimization techniques.

bullet icon

Demonstrated track record of delivering complex RTL designs from concept through silicon production.

Nice to have

bullet icon

Knowledge of ADAS and automotive hardware requirements.

bullet icon

Experience with AI/ML acceleration and neural network processing architectures.

bullet icon

Background in high performance and parallel computing design.

bullet icon

Familiarity with functional safety concepts (ISO 26262) and safety critical hardware design.

bullet icon

Experience with advanced semiconductor process nodes and associated challenges.

bullet icon

Exposure to GenAI assisted engineering tools and modern, AI augmented development workflows.

Other
seniority icon

Languages

English: C2 Proficient

seniority icon

Seniority

Senior

Mountain View, United States of America

Req. VR-120684

Software/System Architecture

Automotive Industry

04/02/2026

Req. VR-120684

Apply for Principal Engineer, RTL Design in Mountain View

*Indicates a required field

Under the terms of your specific consent or to perform our obligations under a contract with you, as applicable, we, Luxoft Holding Inc. will manually and electronically process your personal data, specifically your first name, last name, phone number, e-mail address and other data you provide us through this form.


Within this context, we process personal data only for the specific purpose(s) indicated in the individual consent language or other notices provided below.


We will – insofar as reasonably necessary for the purpose you have agreed to and within the scope of applicable laws – transfer your personal data to other entities within the Luxoft Group and to the group of third party recipients listed in our Privacy Notice. Such Recipients can be located outside the European Union (EU) and/or the European Economic Area (EEA) (“Third Countries”). The Third Countries concerned, e.g. the USA, may not have the level of data protection that you enjoy e.g. under the GDPR. This can result in disadvantages such as an impeded enforcement of data subjects’ rights, a lack of control over further processing and access by state authorities. You may only have limited legal remedies against this. Insofar our transfer of your personal data to recipients in Third Countries is not covered by an adequacy decision of the EU Commission, we achieve an adequate level of data protection as further detailed out in our Privacy Notice.


With your consent, we personalise marketing communications to you by way of carrying out marketing research analysis, analysing the surfing-behaviour of our website visitors and to adjust it to their detected tendencies, as well as to plan more efficient future marketing activities. This personalised marketing does not include any automated decision-making activities.


Further information on how we process personal data in general is available in our Privacy Notice. You may withdraw any given consent at any time. The withdrawal of your consent(s) will not affect the lawfulness of processing before its withdrawal. For any request in this context, please e-mail us at: DPO@luxoft.com.


Before uploading CV or any other information to this website, to learn more about your obligations and restrictions arising from the use of this website, please read our Terms of Use.